yosys/tests/hana/test_simulation_seq_ff_1_test.v

5 lines
99 B
Coq
Raw Normal View History

2013-01-05 11:13:26 +01:00
module test(input in, input clk, output reg out);
always @(posedge clk)
out <= in;
endmodule