
Added initial support Xilinx Embedded Software. Signed-off-by: Jagannadha Sutradharudu Teki <jaganna@xilinx.com>
504 lines
15 KiB
C
Executable file
504 lines
15 KiB
C
Executable file
/******************************************************************************
|
|
*
|
|
* Copyright (C) 2006 - 2014 Xilinx, Inc. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
* in the Software without restriction, including without limitation the rights
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
* furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* Use of the Software is limited solely to applications:
|
|
* (a) running on a Xilinx device, or
|
|
* (b) that interact with a Xilinx device through a bus or interconnect.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
* XILINX CONSORTIUM BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
|
|
* OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
|
|
* SOFTWARE.
|
|
*
|
|
* Except as contained in this notice, the name of the Xilinx shall not be used
|
|
* in advertising or otherwise to promote the sale, use or other dealings in
|
|
* this Software without prior written authorization from Xilinx.
|
|
*
|
|
******************************************************************************/
|
|
/*****************************************************************************/
|
|
/**
|
|
* @file xiic_multi_master_example.c
|
|
*
|
|
* This file consists of a Interrupt mode design example which uses the Xilinx
|
|
* IIC device and XIic driver to exercise the EEPROM on the Xilinx boards in a
|
|
* Multi master mode. This example has been tested with an off-board external
|
|
* IIC Master connected on the IIC bus.
|
|
*
|
|
* This example writes/reads from the lower 256 bytes of the IIC EEPROMS. Please
|
|
* refer to the datasheets of the IIC EEPROM's for details about the internal
|
|
* addressing and page size of these devices.
|
|
*
|
|
* The XIic_MasterSend() API is used to transmit the data and XIic_MasterRecv()
|
|
* API is used to receive the data.
|
|
*
|
|
* The example is tested on ML300/ML310/ML403/ML501 Xilinx boards.
|
|
*
|
|
* The ML310/ML410/ML510 boards have a on-board 64 Kb serial IIC EEPROM
|
|
* (Microchip 24LC64A). The WP pin of the IIC EEPROM is hardwired to ground on
|
|
* this board.
|
|
*
|
|
* The ML300 board has an on-board 32 Kb serial IIC EEPROM(Microchip 24LC32A).
|
|
* The WP pin of the IIC EEPROM has to be connected to ground for this example.
|
|
* The WP is connected to pin Y3 of the FPGA.
|
|
*
|
|
* The ML403 board has an on-board 4 Kb serial IIC EEPROM(Microchip 24LC04A).
|
|
* The WP pin of the IIC EEPROM is hardwired to ground on this board.
|
|
*
|
|
* The ML501/ML505/ML507/ML605/SP601/SP605 boards have an on-board 8 Kb serial
|
|
* IIC EEPROM(STM M24C08). The WP pin of the IIC EEPROM is hardwired to
|
|
* ground on these boards.
|
|
*
|
|
* The AddressType for ML300/ML310/ML410/ML510 boards should be u16 as the
|
|
* address pointer in the on board EEPROM is 2 bytes.
|
|
*
|
|
* The AddressType for ML403/ML501/ML505/ML507/ML605/SP601/SP605 boards should
|
|
* be u8 as the address pointer for the on board EEPROM is 1 byte.
|
|
*
|
|
* The 7 bit IIC Slave address of the IIC EEPROM on the ML300/ML310/ML403/ML410/
|
|
* ML501/ML505/ML507/ML510 boards is 0x50.
|
|
* The 7 bit IIC Slave address of the IIC EEPROM on the ML605/SP601/SP605 boards
|
|
* is 0x54.
|
|
* Refer to the User Guide's of the respective boards for further information
|
|
* about the IIC slave address of IIC EEPROM's.
|
|
*
|
|
* The define EEPROM_ADDRESS in this file needs to be changed depending on
|
|
* the board on which this example is to be run.
|
|
* This code assumes that no Operating System is being used.
|
|
*
|
|
* @note
|
|
*
|
|
* None.
|
|
*
|
|
* <pre>
|
|
* MODIFICATION HISTORY:
|
|
*
|
|
* Ver Who Date Changes
|
|
* ----- ---- -------- -----------------------------------------------
|
|
* 1.00a mta 03/01/06 Created.
|
|
* 2.00a sdm 09/22/09 Converted all register accesses to 32 bit access.
|
|
* Updated to use the HAL APIs, replaced call to
|
|
* XIic_Initialize API with XIic_LookupConfig and
|
|
* XIic_CfgInitialize.
|
|
* 2.01a ktn 03/17/10 Updated the information about the EEPROM's used on
|
|
* ML605/SP601/SP605 boards.
|
|
*
|
|
* </pre>
|
|
*
|
|
******************************************************************************/
|
|
|
|
/***************************** Include Files *********************************/
|
|
|
|
#include "xparameters.h"
|
|
#include "xiic.h"
|
|
#include "xintc.h"
|
|
#include "xil_exception.h"
|
|
|
|
/************************** Constant Definitions *****************************/
|
|
|
|
/*
|
|
* The following constants map to the XPAR parameters created in the
|
|
* xparameters.h file. They are defined here such that a user can easily
|
|
* change all the needed parameters in one place.
|
|
*/
|
|
#define IIC_DEVICE_ID XPAR_IIC_0_DEVICE_ID
|
|
#define INTC_DEVICE_ID XPAR_INTC_0_DEVICE_ID
|
|
#define IIC_INTR_ID XPAR_INTC_0_IIC_0_VEC_ID
|
|
|
|
/*
|
|
* The following constant defines the address of the IIC Slave device on the
|
|
* IIC bus. Note that since the address is only 7 bits, this constant is the
|
|
* address divided by 2.
|
|
* The 7 bit IIC Slave address of the IIC EEPROM on the ML300/ML310/ML403/ML501/
|
|
* ML410/ML505/ML507/ML510 boards is 0x50. The 7 bit IIC Slave address of the
|
|
* IIC EEPROM on the ML605/SP601/SP605 boards is 0x54.
|
|
* Please refer the User Guide's of the respective boards for further
|
|
* information about the IIC slave address of IIC EEPROM's.
|
|
*/
|
|
#define EEPROM_ADDRESS 0x50 /* 0xA0 as an 8 bit number. */
|
|
|
|
/*
|
|
* The page size determines how much data should be written at a time.
|
|
* The ML300 board supports a page size of 32 and 16.
|
|
* The write function should be called with this as a maximum byte count.
|
|
*/
|
|
#define PAGE_SIZE 16
|
|
|
|
/*
|
|
* The Starting address in the IIC EEPROM on which this test is performed.
|
|
*/
|
|
#define EEPROM_TEST_START_ADDRESS 128
|
|
|
|
/**************************** Type Definitions *******************************/
|
|
|
|
/*
|
|
* The AddressType for ML300/ML310/ML410/ML510 boards should be u16 as the
|
|
* address pointer in the on board EEPROM is 2 bytes.
|
|
* The AddressType for ML403/ML501/ML505/ML507/ML605/SP601/SP605 boards should
|
|
* be u8 as the address pointer in the on board EEPROM is 1 bytes.
|
|
*/
|
|
typedef u8 AddressType;
|
|
|
|
|
|
/***************** Macros (Inline Functions) Definitions *********************/
|
|
|
|
/************************** Function Prototypes ******************************/
|
|
|
|
int IicMultiMasterExample();
|
|
|
|
static int SetupInterruptSystem(XIic *IicInstPtr);
|
|
|
|
static void SendHandler(XIic *InstancePtr);
|
|
static void StatusHandler(XIic *InstancePtr, int Event);
|
|
|
|
/************************** Variable Definitions *****************************/
|
|
|
|
XIic IicInstance; /* The instance of the IIC device. */
|
|
XIntc InterruptController; /* The instance of the Interrupt Controller. */
|
|
|
|
/*
|
|
* Write buffer for writing a page.
|
|
*/
|
|
u8 WriteBuffer[sizeof(AddressType) + PAGE_SIZE];
|
|
|
|
volatile u8 TransmitComplete;
|
|
volatile u8 ReceiveComplete;
|
|
volatile u8 BusNotBusy;
|
|
|
|
/************************** Function Definitions *****************************/
|
|
|
|
/*****************************************************************************/
|
|
/**
|
|
* Main function to call the Multi Master example.
|
|
*
|
|
* @param None.
|
|
*
|
|
* @return XST_SUCCESS if successful else XST_FAILURE.
|
|
*
|
|
* @note None.
|
|
*
|
|
******************************************************************************/
|
|
int main(void)
|
|
{
|
|
int Status;
|
|
|
|
/*
|
|
* Run the Multi master example.
|
|
*/
|
|
Status = IicMultiMasterExample();
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
return XST_SUCCESS;
|
|
}
|
|
|
|
/*****************************************************************************/
|
|
/**
|
|
* This function writes the data to the IIC EEPROM.
|
|
*
|
|
* @param None.
|
|
*
|
|
* @return XST_SUCCESS if successful else XST_FAILURE.
|
|
*
|
|
* @note None.
|
|
*
|
|
****************************************************************************/
|
|
int IicMultiMasterExample()
|
|
{
|
|
u8 Index;
|
|
int Status;
|
|
XIic_Config *ConfigPtr; /* Pointer to configuration data */
|
|
AddressType Address = EEPROM_TEST_START_ADDRESS;
|
|
|
|
/*
|
|
* Initialize the data to write and the read buffer.
|
|
*/
|
|
if (sizeof(Address) == 1) {
|
|
WriteBuffer[0] = (u8) (Address);
|
|
}
|
|
else {
|
|
WriteBuffer[0] = (u8) (Address >> 8);
|
|
WriteBuffer[1] = (u8) (Address);
|
|
}
|
|
for (Index = 0; Index < PAGE_SIZE; Index++) {
|
|
WriteBuffer[sizeof(Address) + Index] = 0xFF;
|
|
}
|
|
|
|
/*
|
|
* Include the multi master functionality.
|
|
*/
|
|
XIic_MultiMasterInclude();
|
|
|
|
/*
|
|
* Initialize the IIC driver so that it is ready to use.
|
|
*/
|
|
ConfigPtr = XIic_LookupConfig(XPAR_IIC_0_DEVICE_ID);
|
|
if (ConfigPtr == NULL) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
Status = XIic_CfgInitialize(&IicInstance, ConfigPtr,
|
|
ConfigPtr->BaseAddress);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
|
|
/*
|
|
* Setup the Interrupt System.
|
|
*/
|
|
Status = SetupInterruptSystem(&IicInstance);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
/*
|
|
* Set the Transmit and status handlers.
|
|
*/
|
|
XIic_SetSendHandler(&IicInstance, &IicInstance,
|
|
(XIic_Handler) SendHandler);
|
|
XIic_SetStatusHandler(&IicInstance, &IicInstance,
|
|
(XIic_StatusHandler) StatusHandler);
|
|
|
|
/*
|
|
* Set the address of the slave.
|
|
*/
|
|
Status = XIic_SetAddress(&IicInstance, XII_ADDR_TO_SEND_TYPE,
|
|
EEPROM_ADDRESS);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
IicInstance.Stats.TxErrors = 0;
|
|
/*
|
|
* Set the defaults.
|
|
*/
|
|
TransmitComplete = 1;
|
|
|
|
/*
|
|
* Start the IIC device.
|
|
*/
|
|
Status = XIic_Start(&IicInstance);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
/*
|
|
* Write to the EEPROM.
|
|
*/
|
|
XIic_MasterSend(&IicInstance, WriteBuffer, PAGE_SIZE);
|
|
|
|
while (1) {
|
|
/*
|
|
* If arbitration is lost and some time later Bus if bus
|
|
* becomes free transmit the data.
|
|
*/
|
|
if (BusNotBusy) {
|
|
/*
|
|
* Start the IIC device.
|
|
*/
|
|
Status = XIic_Start(&IicInstance);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
/*
|
|
* Send the data.
|
|
*/
|
|
XIic_MasterSend(&IicInstance, WriteBuffer, PAGE_SIZE);
|
|
|
|
/*
|
|
* Clear the Flag.
|
|
*/
|
|
BusNotBusy = 0;
|
|
}
|
|
|
|
/*
|
|
* This condition is required to be checked in the case where we
|
|
* are writing two consecutive buffers of data to the EEPROM.
|
|
* The EEPROM takes about 2 milliseconds time to update the data
|
|
* internally after a STOP has been sent on the bus.
|
|
* A NACK will be generated in the case of a second write before
|
|
* the EEPROM updates the data internally resulting in a
|
|
* Transmission Error.
|
|
*/
|
|
if (IicInstance.Stats.TxErrors != 0) {
|
|
/*
|
|
* If the Slave didn't acknowledge then we should keep
|
|
* making attempts to transmit the data.
|
|
*/
|
|
IicInstance.Stats.TxErrors = 0;
|
|
/*
|
|
* Start the IIC device.
|
|
*/
|
|
Status = XIic_Start(&IicInstance);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
/*
|
|
* Send the data.
|
|
*/
|
|
XIic_MasterSend(&IicInstance, WriteBuffer, PAGE_SIZE);
|
|
}
|
|
|
|
if ((!TransmitComplete) &&
|
|
(XIic_IsIicBusy(&IicInstance) == FALSE))
|
|
break;
|
|
}
|
|
|
|
/*
|
|
* Stop the IIC device.
|
|
*/
|
|
Status = XIic_Stop(&IicInstance);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
return XST_SUCCESS;
|
|
}
|
|
|
|
/****************************************************************************/
|
|
/**
|
|
* This function setups the interrupt system so interrupts can occur for the
|
|
* IIC. The function is application-specific since the actual system may or
|
|
* may not have an interrupt controller. The IIC device could be directly
|
|
* connected to a processor without an interrupt controller. The user should
|
|
* modify this function to fit the application.
|
|
*
|
|
* @param IicInstPtr contains a pointer to the instance of the IIC which
|
|
* is going to be connected to the interrupt controller.
|
|
*
|
|
* @return XST_SUCCESS if successful else XST_FAILURE.
|
|
*
|
|
* @note None.
|
|
*
|
|
****************************************************************************/
|
|
static int SetupInterruptSystem(XIic *IicInstPtr)
|
|
{
|
|
int Status;
|
|
|
|
if (InterruptController.IsStarted == XIL_COMPONENT_IS_STARTED) {
|
|
return XST_SUCCESS;
|
|
}
|
|
|
|
/*
|
|
* Initialize the interrupt controller driver so that it's ready to use.
|
|
*/
|
|
Status = XIntc_Initialize(&InterruptController, INTC_DEVICE_ID);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
/*
|
|
* Connect the device driver handler that will be called when an
|
|
* interrupt for the device occurs, the handler defined above performs
|
|
* the specific interrupt processing for the device.
|
|
*/
|
|
Status = XIntc_Connect(&InterruptController, IIC_INTR_ID,
|
|
(XInterruptHandler) XIic_InterruptHandler,
|
|
IicInstPtr);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
/*
|
|
* Start the interrupt controller so interrupts are enabled for all
|
|
* devices that cause interrupts.
|
|
*/
|
|
Status = XIntc_Start(&InterruptController, XIN_REAL_MODE);
|
|
if (Status != XST_SUCCESS) {
|
|
return XST_FAILURE;
|
|
}
|
|
|
|
/*
|
|
* Enable the interrupts for the IIC device.
|
|
*/
|
|
XIntc_Enable(&InterruptController, IIC_INTR_ID);
|
|
|
|
|
|
|
|
/*
|
|
* Initialize the exception table.
|
|
*/
|
|
Xil_ExceptionInit();
|
|
|
|
/*
|
|
* Register the interrupt controller handler with the exception table.
|
|
*/
|
|
Xil_ExceptionRegisterHandler(XIL_EXCEPTION_ID_INT,
|
|
(Xil_ExceptionHandler) XIntc_InterruptHandler,
|
|
&InterruptController);
|
|
|
|
/*
|
|
* Enable non-critical exceptions.
|
|
*/
|
|
Xil_ExceptionEnable();
|
|
|
|
|
|
|
|
return XST_SUCCESS;
|
|
}
|
|
|
|
|
|
/*****************************************************************************/
|
|
/**
|
|
* The Send handler is called asynchronously from an interrupt context and
|
|
* indicates that data in the specified buffer has been sent.
|
|
*
|
|
* @param InstancePtr is a pointer to the IIC driver instance for which
|
|
* the handler is being called for.
|
|
*
|
|
* @return None.
|
|
*
|
|
* @note None.
|
|
*
|
|
******************************************************************************/
|
|
static void SendHandler(XIic *InstancePtr)
|
|
{
|
|
TransmitComplete = 0;
|
|
}
|
|
|
|
/*****************************************************************************/
|
|
/**
|
|
* The Status handler is called asynchronously from an interrupt context and
|
|
* indicates the events that have occured.
|
|
*
|
|
* @param InstancePtr is a pointer to the IIC driver instance for which
|
|
* the handler is being called for.
|
|
* @param Event indicates the condition that has occurred.
|
|
*
|
|
* @return None.
|
|
*
|
|
* @note None.
|
|
*
|
|
******************************************************************************/
|
|
static void StatusHandler(XIic *InstancePtr, int Event)
|
|
{
|
|
if (Event == XII_ARB_LOST_EVENT) {
|
|
XIic_WriteReg(InstancePtr->BaseAddress, XIIC_CR_REG_OFFSET,
|
|
XIIC_CR_ENABLE_DEVICE_MASK);
|
|
XIic_WriteIisr(InstancePtr->BaseAddress, XIIC_INTR_BNB_MASK);
|
|
XIic_WriteIier(InstancePtr->BaseAddress, XIIC_INTR_BNB_MASK);
|
|
InstancePtr->BNBOnly = TRUE;
|
|
}
|
|
else if (Event == XII_BUS_NOT_BUSY_EVENT) {
|
|
XIic_WriteReg(InstancePtr->BaseAddress, XIIC_CR_REG_OFFSET,
|
|
0x0);
|
|
BusNotBusy = 1;
|
|
}
|
|
}
|