1
0
Fork 0
mirror of https://git.rwth-aachen.de/acs/public/villas/node/ synced 2025-03-30 00:00:11 +01:00
VILLASnode/fpga/README.md
Niklas Eiling 62cab0c4dc clean up README.md
add project description and related projects (MIOB and DINO)

Signed-off-by: Niklas Eiling <niklas.eiling@eonerc.rwth-aachen.de>
2023-01-30 16:12:16 +01:00

2.2 KiB

VILLASfpga

build status

VILLASfpga provides a flexbible, real-time capable interconnect between FPGAs and Linux, e.g., to connect simulators and devices for hardware-in-the loop simulations. VILLASfpga can guarantee fixed latencies in the nanosecond range. VILLASfpga supports Xilinx FPGAs connected to a Linux system via PCI-Express or via a platform bus as found on MPSoC devices.

Documentation

User documentation is available here: https://villas.fein-aachen.org/doc/fpga.html

License

This project is released under the terms of the Apache 2.0 license:

SPDX-FileCopyrightText: 2022-2023 Niklas Eiling SPDX-FileCopyrightText: 2018-2023 Steffen Vogel SPDX-FileCopyrightText: 2018 Daniel Krebs SPDX-License-Identifier: Apache-2.0

We kindly ask all academic publications employing components of VILLASframework to cite one of the following papers:

Contact

Institute for Automation of Complex Power Systems (ACS) RWTH University Aachen, Germany